

Sample &

🖥 Buy



#### SN54HC08, SN74HC08

Design

Reference

SCLS081G - DECEMBER 1982 - REVISED JUNE 2016

...

# SNx4HC08 Quadruple 2-Input Positive-AND Gates

Technical

Documents

## 1 Features

- Wide Operating Voltage Range of 2 V to 6 V
- Outputs Can Drive up to 10 LSTTL Loads
- Low Power Consumption: Maximum I<sub>CC</sub> 20 μA
- Typical t<sub>pd</sub> = 8 ns at 6 V
- ±4-mA Output Drive at 5 V
- Low Input Current of 1 µA (Maximum)

## 2 Applications

- Servers
- LED Displays
- Network Switches
- I/O Expanders
- Base Station Processor Boards

# 3 Description

Tools &

Software

The SNx4HC08 devices contain four independent 2-input AND gates. They perform the Boolean function  $Y = A \bullet B$  or  $Y = \overline{A} + \overline{B}$  in positive logic.

Support &

Community

2.2

| Device Information <sup>(1)</sup> |            |                    |  |  |  |  |  |  |
|-----------------------------------|------------|--------------------|--|--|--|--|--|--|
| PART NUMBER                       | PACKAGE    | BODY SIZE (NOM)    |  |  |  |  |  |  |
| SN74HC08D                         | SOIC (14)  | 8.65 mm × 3.90 mm  |  |  |  |  |  |  |
| SN74HC08DB                        | SSOP (14)  | 6.30 mm × 5.30 mm  |  |  |  |  |  |  |
| SN74HC08N                         | PDIP (14)  | 19.34 mm × 6.35 mm |  |  |  |  |  |  |
| SN74HC08NS                        | SO (14)    | 10.30 mm × 5.30 mm |  |  |  |  |  |  |
| SN74HC08PW                        | TSSOP (14) | 5.00 mm × 4.40 mm  |  |  |  |  |  |  |
|                                   | LCCC (20)  | 1.83 mm × 8.89 mm  |  |  |  |  |  |  |
| SN54HC08                          | CDIP (14)  | 19.56 mm × 6.67 mm |  |  |  |  |  |  |
|                                   | CFP (14)   | 9.21 mm × 5.97 mm  |  |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **Functional Diagram**



Copyright © 2016, Texas Instruments Incorporated



Page

STRUMENTS

EXAS

# **Table of Contents**

| 1 | Feat           | ures 1                                 |  |  |  |  |  |  |  |
|---|----------------|----------------------------------------|--|--|--|--|--|--|--|
| 2 | App            | lications 1                            |  |  |  |  |  |  |  |
| 3 |                | cription 1                             |  |  |  |  |  |  |  |
| 4 |                | ision History2                         |  |  |  |  |  |  |  |
| 5 | Pin            | Configuration and Functions            |  |  |  |  |  |  |  |
| 6 | Specifications |                                        |  |  |  |  |  |  |  |
|   | 6.1            | Absolute Maximum Ratings 4             |  |  |  |  |  |  |  |
|   | 6.2            | ESD Ratings 4                          |  |  |  |  |  |  |  |
|   | 6.3            | Recommended Operating Conditions 4     |  |  |  |  |  |  |  |
|   | 6.4            | Thermal Information 5                  |  |  |  |  |  |  |  |
|   | 6.5            | Electrical Characteristics: SN54HC085  |  |  |  |  |  |  |  |
|   | 6.6            | Electrical Characteristics: SN74HC08 6 |  |  |  |  |  |  |  |
|   | 6.7            | Switching Characteristics: SN54HC08 6  |  |  |  |  |  |  |  |
|   | 6.8            | Switching Characteristics: SN74HC087   |  |  |  |  |  |  |  |
|   | 6.9            | Operating Characteristics7             |  |  |  |  |  |  |  |
|   | 6.10           | Typical Characteristics 7              |  |  |  |  |  |  |  |
| 7 | Para           | ameter Measurement Information         |  |  |  |  |  |  |  |
| 8 | Deta           | iled Description9                      |  |  |  |  |  |  |  |
|   | 8.1            | Overview                               |  |  |  |  |  |  |  |

|    | 8.2  | Functional Block Diagram 9                  |
|----|------|---------------------------------------------|
|    | 8.3  | Feature Description                         |
|    |      | Device Functional Modes                     |
| 9  | Appl | ication and Implementation 10               |
|    | 9.1  | Application Information 10                  |
|    | 9.2  | Typical Application 10                      |
| 10 | Pow  | er Supply Recommendations 11                |
| 11 |      | out 11                                      |
|    | 11.1 | Layout Guidelines 11                        |
|    | 11.2 | Layout Example 11                           |
| 12 | Devi | ce and Documentation Support 12             |
|    | 12.1 | Documentation Support 12                    |
|    | 12.2 | Related Links 12                            |
|    | 12.3 | Community Resource 12                       |
|    | 12.4 | Trademarks 12                               |
|    | 12.5 | Electrostatic Discharge Caution 12          |
|    | 12.6 | Glossary 12                                 |
| 13 |      | hanical, Packaging, and Orderable<br>mation |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision F (January 2007) to Revision G

| • | Added ESD Ratings table, Feature Descriptionsection, Device Functional Modes, Application and Implementation section, Power Supply Recommendationssection, Layoutsection, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1 |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| • | Removed Ordering Information table, see POA at the end of the datasheet                                                                                                                                                                                                          | 1 |
| • | Added ESD warning                                                                                                                                                                                                                                                                | 4 |
| • | Split <i>Electrical Characteristics</i> and <i>Switching Characteristics</i> tables into separate tables for the SN54HC08 and SN74HC08 parts.                                                                                                                                    | 5 |



## 5 Pin Configuration and Functions

SN54HC08: J, W; SN74HC08: D, DB, N, NS, and PW Packages 14-Pin CDIP, CFP, SOIC, SSOP, PDIP, SO, and TSSOP Top View





#### **Pin Functions**

|      | PIN                                           |                        |     |                        |
|------|-----------------------------------------------|------------------------|-----|------------------------|
| NAME | CDIP, CFP, SOIC, SSOP,<br>PDIP, SO, and TSSOP | LCCC                   | I/O | DESCRIPTION            |
| 1A   | 1                                             | 2                      | Ι   | Input 1                |
| 1B   | 2                                             | 3                      | I   | Input 1                |
| 1Y   | 3                                             | 4                      | 0   | Output 1               |
| 2A   | 4                                             | 6                      | Ι   | Input 2                |
| 2B   | 5                                             | 8                      | Ι   | Input 2                |
| 2Y   | 6                                             | 9                      | 0   | Output 2               |
| ЗA   | 9                                             | 13                     | Ι   | Input 3                |
| 3B   | 10                                            | 14                     | Ι   | Input 3                |
| 3Y   | 8                                             | 12                     | 0   | Output 3               |
| 4A   | 12                                            | 18                     | Ι   | Input 4                |
| 4B   | 13                                            | 19                     | Ι   | Input 4                |
| 4Y   | 11                                            | 16                     | 0   | Output 4               |
| GND  | 7                                             | 10                     | _   | Ground Pin             |
| VCC  | 14                                            | 20                     | _   | Power Pin              |
| NC   | _                                             | 1, 5, 7, 11,<br>15, 17 |     | No internal connection |



## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                       |                                        | MIN  | MAX | UNIT |
|-------------------------------------------------------|----------------------------------------|------|-----|------|
| Supply voltage                                        |                                        | -0.5 | 7   | V    |
| Input clamp current <sup>(2)</sup> , I <sub>IK</sub>  | $V_{I} < 0 \text{ or } V_{I} > V_{CC}$ |      | ±20 | mA   |
| Output clamp current <sup>(2)</sup> , I <sub>OK</sub> | V <sub>O</sub> < 0                     |      | ±20 | mA   |
| Continuous output current, I <sub>O</sub>             | $V_{O} = 0$ to $V_{CC}$                |      | ±25 | mA   |
| Continuous current through VCC or GND, $I_{CC}$       |                                        |      | ±50 | mA   |
| Junction temperature, T <sub>J</sub>                  |                                        |      | 150 | °C   |
| Storage temperature, T <sub>stg</sub>                 |                                        | -60  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## 6.2 ESD Ratings

|                                 |                         |                                                                                | VALUE | UNIT |  |  |
|---------------------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|--|--|
| SN74HC08 in D, DB, N, NS, or PW |                         |                                                                                |       |      |  |  |
| V                               | Electrostatio discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |  |  |
| V <sub>(ESD)</sub>              | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |  |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                     |                  | MIN  | NOM | MAX             | UNIT |
|-----------------|-------------------------------------|------------------|------|-----|-----------------|------|
| V <sub>CC</sub> | Supply voltage                      |                  | 2    | 5   | 6               | V    |
|                 |                                     | $V_{CC} = 2 V$   | 1.5  |     |                 |      |
| VIH             | High-level input voltage            | $V_{CC} = 4.5 V$ | 3.15 |     |                 | V    |
|                 |                                     | $V_{CC} = 6 V$   | 4.2  |     |                 |      |
| V <sub>IL</sub> |                                     | $V_{CC} = 2 V$   |      |     | 0.5             |      |
|                 | Low-level input voltage             | $V_{CC} = 4.5 V$ |      |     | 1.35            | V    |
|                 |                                     | $V_{CC} = 6 V$   |      |     | 1.8             |      |
| VI              | Input voltage                       |                  | 0    |     | V <sub>CC</sub> | V    |
| Vo              | Output voltage                      |                  | 0    |     | $V_{CC}$        | V    |
|                 |                                     | $V_{CC} = 2 V$   |      |     | 1000            |      |
| Δt/Δv           | Input transition rise and fall rate | $V_{CC} = 4.5 V$ |      |     | 500             | ns/V |
|                 |                                     | $V_{CC} = 6 V$   |      |     | 400             |      |
| <b>-</b>        | Operating free air temperature      | SN54HC08         | -55  |     | 125             | °C   |
| T <sub>A</sub>  | Operating free-air temperature      | SN74HC08         | -40  |     | 85              | C    |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See Implications of Slow or Floating CMOS Inputs, SCBA004.



### 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | D<br>(SOIC) | DB<br>(SSOP) | N<br>(CFP) | NS<br>(SO) | PW<br>(TSSOP) | UNIT |
|-------------------------------|----------------------------------------------|-------------|--------------|------------|------------|---------------|------|
|                               |                                              | 14 PINS     | 14 PINS      | 14 PINS    | 14 PINS    | 14 PINS       |      |
| $R_{\thetaJA}$                | Junction-to-ambient thermal resistance       | 92.5        | 106.8        | 56.5       | 89.9       | 121.2         | °C/W |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 52.4        | 58.8         | 43.7       | 47.7       | 49.8          | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 46.7        | 54.2         | 36.3       | 48.7       | 62.9          | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 19.4        | 23.8         | 28.4       | 17.6       | 6             | °C/W |
| $\psi_{JB}$                   | Junction-to-board characterization parameter | 46.5        | 53.7         | 36.2       | 48.4       | 62.3          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics: SN54HC08

 $T_A = 25^{\circ}C$  (unless otherwise noted)

|                   | PARAMETER                 |                                                                 | TEST CONDIT                | IONS                                   | MIN  | TYP   | MAX   | UNIT |
|-------------------|---------------------------|-----------------------------------------------------------------|----------------------------|----------------------------------------|------|-------|-------|------|
|                   |                           |                                                                 |                            | $V_{CC} = 2 V$                         | 1.9  | 1.998 |       |      |
|                   |                           |                                                                 | $I_{OH} = -20 \ \mu A$     | $V_{CC} = 4.5 V$                       | 4.4  | 4.499 |       |      |
|                   |                           |                                                                 |                            | $V_{CC} = 6 V$                         | 5.9  | 5.999 |       |      |
| V <sub>OH</sub> H | High-level output voltage | $V_{I} = V_{IH} \text{ or } V_{IL}$                             | I <sub>OH</sub> = -4 mA,   | $T_A = 25^{\circ}C$                    | 3.98 | 4.3   |       | V    |
|                   |                           |                                                                 | $V_{CC} = 4.5 V$           | $T_A = -55^{\circ}C$ to $125^{\circ}C$ | 3.7  |       |       |      |
|                   |                           |                                                                 | I <sub>OH</sub> = -5.2 mA, | $T_A = 25^{\circ}C$                    | 5.48 | 5.8   |       |      |
|                   |                           |                                                                 | $V_{CC} = 6 V$             | $T_A = -55^{\circ}C$ to $125^{\circ}C$ | 5.2  |       |       |      |
|                   |                           |                                                                 |                            | $V_{CC} = 2 V$                         |      | 0.002 | 0.1   |      |
|                   |                           |                                                                 | $I_{OL} = 20 \ \mu A$      | $V_{CC} = 4.5 V$                       |      | 0.001 | 0.1   |      |
|                   |                           | V <sub>CC</sub> = 6 V                                           | 0.001                      | 0.1                                    |      |       |       |      |
| V <sub>OL</sub>   | Low-level output voltage  | $V_{I} = V_{IH} \text{ or } V_{IL}$                             | I <sub>OL</sub> = 4 mA,    | $T_A = 25^{\circ}C$                    |      | 0.17  | 0.26  | _    |
|                   |                           |                                                                 | $V_{CC} = 4.5 V$           | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |      |       | 0.4   |      |
|                   |                           |                                                                 | I <sub>OL</sub> = 5.2 mA,  | $T_A = 25^{\circ}C$                    |      | 0.15  | 0.26  |      |
|                   |                           |                                                                 | $V_{CC} = 6 V$             | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |      |       | 0.4   |      |
| L                 | Input current             | $V_{I} = V_{CC}$ or 0, V                                        |                            | $T_A = 25^{\circ}C$                    |      | ±0.1  | ±100  | nA   |
| I                 | input current             | $v_{\rm I} = v_{\rm CC}  0  0,  v_{\rm I}$                      | CC = 0 V                   | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |      |       | ±1000 | ПА   |
| 1                 | Quiescent current         | Quiescent current $V_1 = V_{CC}$ or 0, $I_0 = 0$ , $V_{CC} = 6$ | -0.1/2 - 6.1/2             | $T_A = 25^{\circ}C$                    |      |       | 2     |      |
| I <sub>CC</sub>   |                           | $v_1 = v_{CC} \cup U, I_C$                                      | $0 - 0, v_{CC} = 0 v$      | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |      |       | 40    | μA   |
| Ci                | Input capacitance         | $V_{CC} = 2 V \text{ to } 6 V$                                  | /                          |                                        |      | 3     | 10    | pF   |

#### SN54HC08, SN74HC08

SCLS081G - DECEMBER 1982-REVISED JUNE 2016

#### www.ti.com

**ISTRUMENTS** 

**EXAS** 

### 6.6 Electrical Characteristics: SN74HC08

 $T_A = 25^{\circ}C$  (unless otherwise noted)

|                 | PARAMETER                 |                                                          | TEST CONDIT                | IONS                                   | MIN       | TYP      | MAX   | UNIT |
|-----------------|---------------------------|----------------------------------------------------------|----------------------------|----------------------------------------|-----------|----------|-------|------|
|                 |                           |                                                          |                            | $V_{CC} = 2 V$                         | 1.9       | 1.998    |       |      |
|                 |                           |                                                          | I <sub>OH</sub> = -20 μA   | $V_{CC} = 4.5 V$                       | 4.4       | 4.499    |       |      |
|                 |                           |                                                          |                            | $V_{CC} = 6 V$                         | 5.9       | 5.999    |       |      |
| V <sub>OH</sub> | High-level output voltage | $V_{\text{I}} = V_{\text{IH}} \text{ or } V_{\text{IL}}$ | I <sub>OH</sub> = -4 mA,   | $T_A = 25^{\circ}C$                    | 3.98      | 4.3      |       | V    |
|                 |                           |                                                          | $V_{CC} = 4.5 V$           | $T_A = -55^{\circ}C$ to $125^{\circ}C$ | 3.84      |          |       |      |
|                 |                           |                                                          | I <sub>OH</sub> = -5.2 mA, | $T_A = 25^{\circ}C$                    | 5.48      | 5.8      |       |      |
|                 |                           |                                                          | $V_{CC} = 6 V$             | $T_A = -55^{\circ}C$ to $125^{\circ}C$ | 5.34      |          |       |      |
|                 |                           |                                                          |                            | $V_{CC} = 2 V$                         |           | 0.002    | 0.1   |      |
|                 |                           |                                                          | $I_{OL} = 20 \ \mu A$      | V <sub>CC</sub> = 4.5 V                |           | 0.001    | 0.1   |      |
|                 |                           |                                                          |                            | $V_{CC} = 6 V$                         |           | 0.001    | 0.1   |      |
| V <sub>OL</sub> | Low-level output voltage  | $V_{I} = V_{IH} \text{ or } V_{IL}$                      | $I_{OI} = 4 \text{ mA},$   | $T_A = 25^{\circ}C$                    | 0.17 0.26 | 7 0.26 V | V     |      |
|                 |                           |                                                          | $V_{CC} = 4.5 V$           | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |           |          | 0.33  |      |
|                 |                           |                                                          | I <sub>OL</sub> = 5.2 mA,  | $T_A = 25^{\circ}C$                    |           | 0.15     | 0.26  |      |
|                 |                           |                                                          | $V_{CC} = 6 V$             | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |           |          | 0.33  |      |
|                 | loout ourroot             | V V or 0 V                                               | C \/                       | $T_A = 25^{\circ}C$                    |           | ±0.1     | ±100  | ~^   |
| I,              | Input current             | $V_{I} = V_{CC} \text{ or } 0, V_{C}$                    | CC = 0 V                   | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |           |          | ±1000 | nA   |
|                 | Ouioacost ourrest         |                                                          |                            | $T_A = 25^{\circ}C$                    |           |          | 2     |      |
| I <sub>CC</sub> | Quiescent current         | $V_{I} = V_{CC} \text{ or } 0, I_{O} = 0, V_{CC} = 6 V$  |                            | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |           |          | 20    | μA   |
| Ci              | Input capacitance         | $V_{CC} = 2 V \text{ to } 6 V$                           | /                          |                                        |           | 3        | 10    | pF   |

## 6.7 Switching Characteristics: SN54HC08

over operating free-air temperature range (unless otherwise noted)

|                                   | PARAMETER       | FROM<br>(INPUT)                          | TO<br>(OUTPUT)                         | TEST                  | TEST CONDITIONS                        |    |    | MAX | UNIT       |                                        |  |
|-----------------------------------|-----------------|------------------------------------------|----------------------------------------|-----------------------|----------------------------------------|----|----|-----|------------|----------------------------------------|--|
|                                   |                 |                                          |                                        | V <sub>CC</sub> = 2 V | $T_A = 25^{\circ}C$                    |    | 50 | 100 |            |                                        |  |
| t <sub>pd</sub> Propagation delay |                 |                                          |                                        | $v_{CC} = 2 v$        | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |    |    | 150 |            |                                        |  |
|                                   | А               | Y                                        | V _ 4 E V                              | $T_A = 25^{\circ}C$   |                                        | 10 | 20 | 20  |            |                                        |  |
|                                   | A               | A Y $V_{CC} = 4.5 V$ $T_A = -55^{\circ}$ | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |                       |                                        | 30 | ns |     |            |                                        |  |
|                                   |                 |                                          |                                        | $V_{CC} = 6 V$        | $T_A = 25^{\circ}C$                    |    | 8  | 17  |            |                                        |  |
|                                   |                 |                                          |                                        |                       |                                        |    |    |     | v CC = 0 v | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |  |
|                                   |                 |                                          |                                        | V <sub>CC</sub> = 2 V | $T_A = 25^{\circ}C$                    |    | 38 | 75  |            |                                        |  |
|                                   |                 |                                          |                                        | $v_{CC} = 2 v$        | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |    |    | 110 |            |                                        |  |
| •                                 | Transition time |                                          | Y                                      | V _ 4 E V             | $T_A = 25^{\circ}C$                    |    | 8  | 15  | 20         |                                        |  |
| t <sub>t</sub>                    |                 |                                          | I                                      | $V_{CC} = 4.5 V$      | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |    |    | 22  | ns         |                                        |  |
|                                   |                 |                                          |                                        |                       | $T_A = 25^{\circ}C$                    |    | 6  | 13  |            |                                        |  |
|                                   |                 |                                          |                                        | $V_{CC} = 6 V$        | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |    |    | 19  |            |                                        |  |

6



## 6.8 Switching Characteristics: SN74HC08

over operating free-air temperature range (unless otherwise noted)

|                                   | PARAMETER                      | FROM<br>(INPUT) | TO<br>(OUTPUT)     | TES                                    | CONDITIONS                             | MIN | ТҮР | MAX | UNIT           |
|-----------------------------------|--------------------------------|-----------------|--------------------|----------------------------------------|----------------------------------------|-----|-----|-----|----------------|
|                                   |                                |                 |                    | $V_{CC} = 2 V$                         | $T_A = 25^{\circ}C$                    |     | 50  | 100 |                |
| t <sub>pd</sub> Propagation delay |                                |                 | $v_{\rm CC} = 2 v$ | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |                                        |     | 125 |     |                |
|                                   | ^                              | V               |                    | $T_A = 25^{\circ}C$                    |                                        | 10  | 20  |     |                |
|                                   | A                              | Y               | $V_{CC} = 4.5 V$   | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |                                        |     | 25  | ns  |                |
|                                   |                                |                 |                    | $T_A = 25^{\circ}C$                    |                                        | 8   | 17  |     |                |
|                                   |                                |                 |                    | $V_{CC} = 6 V$                         | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |     |     | 24  |                |
|                                   |                                |                 | Y                  | V <sub>CC</sub> = 2 V                  | $T_A = 25^{\circ}C$                    |     | 38  | 75  | -<br>-<br>- ns |
|                                   |                                |                 |                    |                                        | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |     |     | 95  |                |
|                                   | Trensition times               |                 |                    |                                        | $T_A = 25^{\circ}C$                    |     | 8   | 15  |                |
| τ <sub>t</sub>                    | t <sub>t</sub> Transition time |                 |                    | $V_{CC} = 4.5 V$                       | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |     |     | 19  |                |
|                                   |                                |                 |                    | V <sub>CC</sub> = 6 V                  | T <sub>A</sub> = 25°C                  |     | 6   | 13  |                |
|                                   |                                |                 |                    |                                        | $T_A = -55^{\circ}C$ to $125^{\circ}C$ |     |     | 16  |                |

## 6.9 Operating Characteristics

| $T_A = 25^{\circ}$ | °C                                         |                 |     |      |
|--------------------|--------------------------------------------|-----------------|-----|------|
|                    | PARAMETER                                  | TEST CONDITIONS | TYP | UNIT |
| C <sub>pd</sub>    | Power dissipation capacitance per inverter | No load         | 20  | pF   |

## 6.10 Typical Characteristics



Figure 1. Propagation Delay vs V<sub>CC</sub>



## 7 Parameter Measurement Information



- the following characteristics: PRR ≤ 1 MHz,  $Z_0$  = 50  $\Omega$ ,  $t_r$  = 6 ns,  $t_f$  = 6 ns.
- C. The outputs are measured one at a time with one input transition per measurement.
- D.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

Figure 2. Load Circuit and Voltage Waveforms



### 8 Detailed Description

### 8.1 Overview

The SNx4HC08 contains quadruple 2-input positive AND gate device and performs the Boolean function  $Y = A \bullet B$ . This device is useful when multiple AND functions are used in the system.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### Figure 3. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The device can operate from 2 V to 6 V, allowing a wide operating voltage.

The device has low power consumption (20- $\mu$ A maximum I<sub>CC</sub>).

#### 8.4 Device Functional Modes

Table 1 lists the functional modes for the SN54HC08 and SN74HC08 devices.

| INP | OUTPUT |   |  |  |  |  |  |
|-----|--------|---|--|--|--|--|--|
| А   | A B    |   |  |  |  |  |  |
| Н   | Н      | Н |  |  |  |  |  |
| L   | Х      | L |  |  |  |  |  |
| X   | L      | L |  |  |  |  |  |

### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SNx4HC08 is used to drive CMOS device and used for implementing AND logic. The HC family is low power with the SNx4HC08 having  $20-\mu$ A maximum supply current. The supply for SN74HC08 is wide, accepting 2-V to 6-V V<sub>CC</sub>. This device can be used for a multitude of bus-interface type applications where output ringing is a concern.

Vcc

### 9.2 Typical Application

5-V Accessory

Copyright © 2016, Texas Instruments Incorporated

5 V Regulated

Figure 4. Typical Application Diagram

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive also creates fast edges into light loads, so consider routing and load conditions to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended input conditions
  - Rise time and fall time specs: See ( $\Delta t/\Delta V$ ) in *Recommended Operating Conditions*.
  - Specified high and low levels: See (V<sub>IH</sub> and V<sub>IL</sub>) in *Recommended Operating Conditions*.
- 2. Absolute Maximum Output Conditions
  - Load currents must not exceed 25 mA per output and 50 mA total for the part

5 -V Bus Driver

- Outputs must not be pulled above  $V_{CC}$ 

www.ti.com



### **Typical Application (continued)**

9.2.3 Application Curve



Figure 5. Transition Time vs V<sub>CC</sub>

### **10** Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in *Recommended Operating Conditions*.

Each VCC pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a  $0.1-\mu$ F capacitor is recommended and if there are multiple VCC pins then  $0.01-\mu$ F or  $0.022-\mu$ F capacitor is recommended for each power pin. Multiple bypass capacitors may be used in parallel to reject different frequencies of noise.  $0.1-\mu$ F and  $1-\mu$ F capacitors are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results.

## 11 Layout

### 11.1 Layout Guidelines

When using multiple bit logic devices inputs must not ever float. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or VCC, whichever makes more sense or is more convenient.

### 11.2 Layout Example



TEXAS INSTRUMENTS

www.ti.com

## **12 Device and Documentation Support**

#### **12.1** Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS    | PARTS PRODUCT FOLDER |            | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|----------|----------------------|------------|------------------------|---------------------|---------------------|--|
| SN54HC08 | Click here           | Click here | Click here             | Click here          | Click here          |  |
| SN74HC08 | Click here           | Click here | Click here             | Click here          | Click here          |  |

#### Table 2. Related Links

### 12.3 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



24-Aug-2018

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking                    | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|-----------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)                             |         |
| 5962-8404701VCA  | ACTIVE | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 5962-8404701VC<br>A<br>SNV54HC08J | Samples |
| 5962-8404701VDA  | ACTIVE | CFP          | W       | 14   | 25   | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 5962-8404701VD<br>A<br>SNV54HC08W | Samples |
| 84047012A        | ACTIVE | LCCC         | FK      | 20   | 1    | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 84047012A<br>SNJ54HC<br>08FK      | Samples |
| 8404701CA        | ACTIVE | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 8404701CA<br>SNJ54HC08J           | Samples |
| 8404701DA        | ACTIVE | CFP          | W       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 8404701DA<br>SNJ54HC08W           | Samples |
| JM38510/65203B2A | ACTIVE | LCCC         | FK      | 20   | 1    | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | JM38510/<br>65203B2A              | Samples |
| JM38510/65203BCA | ACTIVE | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>65203BCA              | Samples |
| JM38510/65203BDA | ACTIVE | CFP          | W       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>65203BDA              | Samples |
| M38510/65203B2A  | ACTIVE | LCCC         | FK      | 20   | 1    | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | JM38510/<br>65203B2A              | Samples |
| M38510/65203BCA  | ACTIVE | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>65203BCA              | Samples |
| M38510/65203BDA  | ACTIVE | CFP          | W       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>65203BDA              | Samples |
| SN54HC08J        | ACTIVE | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SN54HC08J                         | Samples |
| SN74HC08D        | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | HC08                              | Samples |
| SN74HC08DBR      | ACTIVE | SSOP         | DB      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | HC08                              | Samples |
| SN74HC08DE4      | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | HC08                              | Samples |
| SN74HC08DG4      | ACTIVE | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | HC08                              | Samples |



# PACKAGE OPTION ADDENDUM

24-Aug-2018

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish  | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)      | Sample |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------|--------------------|--------------|------------------------------|--------|
| SN74HC08DR       | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 85    | HC08                         | Sample |
| SN74HC08DRE4     | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | HC08                         | Sample |
| SN74HC08DRG4     | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | HC08                         | Sample |
| SN74HC08DT       | ACTIVE | SOIC         | D                  | 14   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | HC08                         | Sample |
| SN74HC08DTE4     | ACTIVE | SOIC         | D                  | 14   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | HC08                         | Sample |
| SN74HC08N        | ACTIVE | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | N / A for Pkg Type | -40 to 85    | SN74HC08N                    | Sample |
| SN74HC08NE4      | ACTIVE | PDIP         | Ν                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | N / A for Pkg Type | -40 to 85    | SN74HC08N                    | Sample |
| SN74HC08NSR      | ACTIVE | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | HC08                         | Sample |
| SN74HC08NSRG4    | ACTIVE | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | HC08                         | Sample |
| SN74HC08PW       | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | HC08                         | Sample |
| SN74HC08PWG4     | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | HC08                         | Sample |
| SN74HC08PWR      | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | -40 to 85    | HC08                         | Sample |
| SN74HC08PWRE4    | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | HC08                         | Sample |
| SN74HC08PWRG4    | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | HC08                         | Sample |
| SN74HC08PWT      | ACTIVE | TSSOP        | PW                 | 14   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | HC08                         | Sample |
| SNJ54HC08FK      | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE        | N / A for Pkg Type | -55 to 125   | 84047012A<br>SNJ54HC<br>08FK | Sample |
| SNJ54HC08J       | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42               | N / A for Pkg Type | -55 to 125   | 8404701CA<br>SNJ54HC08J      | Sample |
| SNJ54HC08W       | ACTIVE | CFP          | W                  | 14   | 1              | TBD                        | A42               | N / A for Pkg Type | -55 to 125   | 8404701DA                    | Sample |



24-Aug-2018

| Orderable Device | Status | Package Type Package | -   | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|----------------------|-----|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)    | Drawing              | Qty | (2)      | (6)              | (3)           |              | (4/5)          |         |
|                  |        |                      |     |          |                  |               |              | SNJ54HC08W     |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54HC08, SN54HC08-SP, SN74HC08 :

• Catalog: SN74HC08, SN54HC08



# PACKAGE OPTION ADDENDUM

24-Aug-2018

- Automotive: SN74HC08-Q1, SN74HC08-Q1
- Military: SN54HC08
- Space: SN54HC08-SP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74HC08DR                  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC08DR                  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.8                     | 6.5        | 9.5        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC08DR                  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC08DRG4                | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC08DRG4                | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC08DT                  | SOIC            | D                  | 14 | 250  | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC08PWR                 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC08PWR                 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC08PWRG4               | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC08PWT                 | TSSOP           | PW                 | 14 | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

20-Dec-2018



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74HC08DR                  | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74HC08DR                  | SOIC         | D               | 14   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74HC08DR                  | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74HC08DRG4                | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74HC08DRG4                | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74HC08DT                  | SOIC         | D               | 14   | 250  | 210.0       | 185.0      | 35.0        |
| SN74HC08PWR                 | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74HC08PWR                 | TSSOP        | PW              | 14   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74HC08PWRG4               | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74HC08PWT                 | TSSOP        | PW              | 14   | 250  | 367.0       | 367.0      | 35.0        |

LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## MECHANICAL DATA

### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



W (R-GDFP-F14)

CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
  - D. Index point is provided on cap for terminal identification only.
  - E. Falls within MIL STD 1835 GDFP1-F14



# **GENERIC PACKAGE VIEW**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# J0014A



# **PACKAGE OUTLINE**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
  Falls within MIL-STD-1835 and GDIP1-T14.



# J0014A

# **EXAMPLE BOARD LAYOUT**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE





D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **MECHANICAL DATA**

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

# DB (R-PDSO-G\*\*)

PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated